location: Current position: Home >> Scientific Research >> Paper Publications

Wu's method based temporal assertions checking for SEREs properties

Hits:

Indexed by:期刊论文

Date of Publication:2013-02-10

Journal:Journal of Information and Computational Science

Included Journals:EI、Scopus

Volume:10

Issue:3

Page Number:901-910

ISSN No.:15487741

Abstract:In this paper we propose an approach using Wu's Method to perform SEREs assertion verification for synchronous digital circuit systems. We define a constrained simple subset of SEREs so that an efficient polynomial modeling mechanism for both circuit descriptions and assertions can be applied. We present an algorithm framework based on algebraic representations using the characteristic set of polynomial system. Case studies show that computer algebra can provide canonical symbolic representations for PSL temporal assertions verification and Wu's Method based approach can act as a novel solver engine from a theoretical viewpoint. ? 2013 by Binary Information Press.

Pre One:Unified Mathematical Framework for Slicing and Symmetry Reduction over Event Structures

Next One:Wus Characteristic Set Method for SystemVerilog Assertions Verification