location: Current position: Home >> Scientific Research >> Paper Publications

Groebner Bases Based Verification Solution for SystemVerilog Concurrent Assertions

Hits:

Indexed by:期刊论文

Date of Publication:2014-01-01

Journal:JOURNAL OF APPLIED MATHEMATICS

Included Journals:SCIE

ISSN No.:1110-757X

Abstract:We introduce an approach exploiting the power of polynomial ring algebra to perform SystemVerilog assertion verification over digital circuit systems. This method is based on Groebner bases theory and sequential properties checking. We define a constrained subset of SVAs so that an efficient polynomial modeling mechanism for both circuit descriptions and assertions can be applied. We present an algorithm framework based on the algebraic representations using Groebner bases for concurrent SVAs checking. Case studies show that computer algebra can provide canonical symbolic representations for both assertions and circuit designs and can act as a novel solver engine from the viewpoint of symbolic computation.

Pre One:Unified Mathematical Framework for Slicing and Symmetry Reduction over Event Structures

Next One:基于“大实践”观的多层次一体化实践教学平台的构建