Indexed by:Conference Paper
Date of Publication:2011-01-01
Included Journals:Scopus、CPCI-S
Volume:15
Page Number:1605-1609
Key Words:Dynamic Reconfiguration; Self-reconfigurable; Dynamic Instruction Set Computer CPU(DISC_CPU); SSE Instruction Set
Abstract:The Dynamic Reconfiguration Technology provides powerful technological support to achieve high-performance general-purpose CPU system in resolving the application of diversity issues, meanwhile improving the enhanced on-chip resource utilization, reducing the complexity of the design, cost and power consumption. The dissertation designs the integer part of the Intel SSE Instruction Set computing Reduced Instruction Set Computer CPU (RISC_CPU) and dynamically self-reconfigurable DISC_CPU, combining the Dynamic Reconfiguration Technology with the general-purpose CPU technology, and achieves Dynamic Instruction Set Computer CPU (DISC_CPU) supporting for multiple SSE (Streaming SIMD Extensions) Instruction Set on a single-chip FPGA. (C) 2011 Published by Elsevier Ltd. Selection and/or peer-review under responsibility of [CEIS 2011]
Senior Engineer
Supervisor of Master's Candidates
Academic Titles:控制科学与工程学院副院长
Other Post:大连理工大学电工电子国家级实验教学示范中心主任,大连理工大学电工电子国家级虚拟仿真实验教学中心主任
Gender:Male
Alma Mater:德国卡尔斯普厄科技大学
Degree:Master's Degree
School/Department:控制科学与工程学院
Discipline:Detection Technology and Automation Device
Business Address:理工北门海山楼B1607
Contact Information:
QQ联系方式 :
Open Time:..
The Last Update Time:..