location: Current position: Home >> Scientific Research >> Paper Publications

Modified Synchronized SVPWM Strategies to Reduce CMV for Three-Phase VSIs at Low Switching Frequency

Hits:

Indexed by:期刊论文

Date of Publication:2021-03-05

Journal:IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS

Volume:56

Issue:5

Page Number:5245-5256

ISSN No.:0093-9994

Key Words:Space vector pulse width modulation; Switches; Synchronization; Inverters; Switching frequency; Harmonic analysis; Common-mode voltage (CMV); low switching frequency; space vector pulsewidth modulation (SVPWM); synchronized modulation; voltage source inverter (VSI)

Abstract:The high common-mode voltage (CMV) generated by conventional synchronized space vector pulsewidth modulation (SVPWM) strategies may lead to bearing failure and electromagnetic interference problems. However, existing CMV reduction methods are based on asynchronized SVPWM, which will cause unacceptable harmonic distortion at low switching frequency. In this article, four modified synchronized SVPWM (MS-SVPWM) strategies are presented to reduce the CMV and improve the output performance of three-phase voltage source inverters (VSIs) at low switching frequency. In the proposed methods, only nonzero vectors are employed to reduce CMV, and the constraint conditions of preserving three-phase, half-wave, and quarter-wave symmetries of PWM waveforms in terms of active vectors are established. A precorrection scheme is proposed and applied to the presented MS-SVPWM strategies to achieve an accurate output voltage of inverters. Moreover, the linearity characteristics of the output voltage, the harmonic performance of line-line voltage and CMV, and the stator flux trajectories of the proposed strategies are investigated and compared. Experimental results for a 2.2-kW induction motor fed by a two-level VSI are presented to illustrate the effectiveness of the proposed MS-SVPWM strategies.

Pre One:基于最大反馈线性化的TORA系统非奇异镇定控制

Next One:基于θ-D方法的欠驱动TORA系统非线性最优控制