段雄英

个人信息Personal Information

教授

博士生导师

硕士生导师

性别:女

毕业院校:华中科技大学

学位:博士

所在单位:电气工程学院

学科:电机与电器. 高电压与绝缘技术

办公地点:电力电子研究所405

联系方式:0411-84708919

电子邮箱:dxy@dlut.edu.cn

扫描关注

论文成果

当前位置: 中文主页 >> 科学研究 >> 论文成果

A FPGA-based digital synchronous methodology for IEC 61850-9-2 process bus

点击次数:

论文类型:期刊论文

发表时间:2017-06-01

发表刊物:AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS

收录刊物:SCIE、EI、Scopus

卷号:76

页面范围:137-145

ISSN号:1434-8411

关键字:IEC61850-9-2 process bus; FPGA; Sampled values; IEEE 1588v2; Digital synchronization

摘要:In this paper, a network synchronization proposal for digital substation process bus in the process layer was designed. It appears differences of timing grouping queuing delay in the forward and backward on the channel due to the switch routing device, thus introducing queue-induced asymmetry, which is a major contributor to time offset and time delay between master and subordinate clocks. The sampled value of the transmission time error caused by the electronic transformer (ECT) signal processing channel and Ethernet communication channel is analyzed. An FPGA-based (field-programmable gate array, FPGA) digital synchronization approach for merging unit (MU) was proposed, which included oversampling, linear phase-shifting, dynamic interpolation resampling technique. It solved the sampled value message precise synchronization problems on the IEC61850-9-2 process bus. Time offset and delay were reduced more than 70 mu s between the master and subordinate clocks based on IEEE 1588v2, and he test results were well in 0.2 S level of IEC 60044 standard. Numerical examples are presented to demonstrate the effectiveness of the theoretical results. (C) 2017 Elsevier GmbH. All rights reserved.