location: Current position: Home >> Scientific Research >> Paper Publications

Process development and reliability for wafer-level 3D IC integration using micro- bump/adhesive hybrid bonding and via-last TSVs

Hits:

Indexed by:会议论文

Date of Publication:2018-01-01

Included Journals:CPCI-S

Page Number:241-246

Key Words:3D IC; wafer-level hybrid bonding; insert Cu pillar solder bump; dry film adhesive; TSVs; reliability

Abstract:Wafer-level hybrid bonding and through silicon vias (TSVs) are key technologies to fabricate 3D IC products with ultra-fine pitch bumps and high interconnects density. In this work, process optimization and reliability evaluation of 3D IC integration using wafer-level micro-bump/dry film adhesive hybrid bonding and via-last TSVs were presented. In order to obtain a well hybrid bonding interface, various hybrid bonding methods, i.e., low temperature bonding using no reflowed bump, high temperature bonding using no reflowed bump, and high temperature bonding using reflowed bump, were investigated. Key processes including dry film lamination, hybrid bonding, and via-last TSV fabrication were developed. Reliability of the hybrid bonded chips were characterized by various tests. The results indicate that wafer-level hybrid bonding with via-last TSVs approach is a reliable, simple solution to fabricate 3D IC products.

Pre One:Roles of interfacial heat transfer and relative solder height on segregated growth behavior of intermetallic compounds in Sn/Cu joints during furnace cooling

Next One:Growth Behavior of Cu6Sn5 Grains at Sn/(001)Cu Interface by Imposing Temperature Gradient